Bookcover of Energy Efficient Design Techniques On FPGA
Booktitle:

Energy Efficient Design Techniques On FPGA

Low power Design Goal with Capacitance Scaling, Thermal Aware, HSTL, SSTL & LVCMOS IO Standard and Frequency Scaling

LAP LAMBERT Academic Publishing (2015-02-18 )

Books loader

Omni badge eligible for voucher
ISBN-13:

978-3-659-35770-1

ISBN-10:
3659357707
EAN:
9783659357701
Book language:
English
Blurb/Shorttext:
In this book we have designed 64 bit decoder, Internet of things (IoT)enable decoder, Energy Efficient Traffic Light Controller, Sensor based automatic barricades on public railway crossing, mobile charge sensor using LVCMOS IO Standard, Bio- Medical Wrist Watch, Unicode Reader of Greek, Latin and Sindhi, Digital Clock and FIR Filter using Verilog. And, we are using Design Goal, Capacitance Scaling, Frequency Scaling, Thermal Aware Design Approach, Clock Gating, Voltage Scaling, LVCMOS IO Standards, HSTL IO Standards, and SSTL IO Standards. We are using 28nm, 40nm Technology based latest Virtex-6, Kintex-7 and Artix-7 FPGA.We are using XPower Analyzer for Power Estimation and Xilinx for simulation of Hardware Description Language. In summary, we have covered more than 10 different Circuits and 10 different energy efficient technique that will help researcher, learner to learn these technique and apply these technique in their own design in order to make energy efficient design with Verilog.
Publishing house:
LAP LAMBERT Academic Publishing
Website:
https://www.lap-publishing.com/
By (author) :
Shivani Madhok, Bishwajeet Pandey
Number of pages:
148
Published at:
2015-02-18
Stock:
Available
Category:
Technology
Price:
61.90 €
Keywords:
Clock Gating, FPGA, frequency scaling, IO Standard, Design Goal, Thermal Aware, Capacitance Scaling, energy efficient, verilog

Books loader

Newsletter

Adyen::diners Adyen::jcb Adyen::discover Adyen::amex Adyen::mc Adyen::visa Adyen::cup Adyen::unionpay Adyen::paypal Paypal CryptoWallet Wire Transfer

  0 products in the shopping cart
Edit cart
Loading frontend
LOADING